NTSC Project Status (01/30/2010 - 12:13:07)
Project File: NTSC.ise Implementation State: Programming File Generated
Module Name: ntsc_TOP
  • Errors:
No Errors
Target Device: xc4vfx12-12ff668
  • Warnings:
1 Warning
Product Version:ISE 11.1
  • Routing Results:
All Signals Completely Routed
Design Goal: Balanced
  • Timing Constraints:
All Constraints Met
Design Strategy: Xilinx Default (unlocked)
  • Final Timing Score:
0 (Setup: 0, Hold: 0) (Timing Report)
 
Device Utilization Summary [-]
Logic UtilizationUsedAvailableUtilizationNote(s)
Number of Slice Flip Flops 89 10,944 1%  
Number of 4 input LUTs 426 10,944 3%  
Number of occupied Slices 240 5,472 4%  
    Number of Slices containing only related logic 240 240 100%  
    Number of Slices containing unrelated logic 0 240 0%  
Total Number of 4 input LUTs 465 10,944 4%  
    Number used as logic 426      
    Number used as a route-thru 39      
Number of bonded IOBs 7 320 2%  
Number of BUFG/BUFGCTRLs 1 32 3%  
    Number used as BUFGs 1      
Average Fanout of Non-Clock Nets 3.51      
 
Performance Summary [-]
Final Timing Score: 0 (Setup: 0, Hold: 0) Pinout Data: Pinout Report
Routing Results: All Signals Completely Routed Clock Data: Clock Report
Timing Constraints: All Constraints Met    
 
Detailed Reports [-]
Report NameStatusGenerated ErrorsWarningsInfos
Synthesis ReportCurrentSat Jan 30 12:10:38 2010000
Translation ReportCurrentSat Jan 30 12:10:59 2010000
Map ReportCurrentSat Jan 30 12:11:33 201001 Warning2 Infos
Place and Route ReportCurrentSat Jan 30 12:12:21 2010003 Infos
Power Report     
Post-PAR Static Timing ReportCurrentSat Jan 30 12:12:41 2010003 Infos
Bitgen ReportCurrentSat Jan 30 12:13:06 2010001 Info
 
Secondary Reports [-]
Report NameStatusGenerated

Date Generated: 01/30/2010 - 12:13:07